System, IC chip, on-chip test structure, and corresponding method for modeling one or more target interconnect capacitances

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 6414498
SERIAL NO

09757066

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A system, an IC chip, a test structure formed on the IC chip, and a corresponding method for modeling one or more target interconnect capacitances is disclosed. The test structure comprises an interconnect configuration comprising a test interconnect and one or more target interconnects. The interconnect configuration has, for each target interconnect, a corresponding target interconnect capacitance between the test interconnect and the target interconnect. The test structure also comprises a test interconnect charging circuit connected to the test interconnect. The test interconnect charging circuit is configured to place a test charge on the test interconnect. The test structure further comprises one or more target interconnect charging circuits. Each target interconnect charging circuit is connected to a corresponding target interconnect. Each target interconnect charging circuit is configured to draw a target interconnect charging current from the corresponding target interconnect in response to the test charge. This places an opposite charge on the corresponding target interconnect that is induced by the corresponding target interconnect capacitance. As a result, a measurement of the corresponding target interconnect capacitance may be computed by making a measurement of the target interconnect charging current with a current meter of the system.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

  • CADENCE DESIGN SYSTEMS, INC.;CELESTRY DESIGN TECHNOLOGIES, INC.

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Chen, James C Foster City, CA 94 5859

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation