Strained silicon, gate engineered Fermi-FETs

Number of patents in Portfolio can not be more than 2000

United States of America Patent

APP PUB NO 20060138548A1
SERIAL NO

11295105

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A field effect transistor includes a strained silicon channel in a substrate, source/drain regions in the substrate at opposite ends of the strained silicon channel, a gate insulating layer on the strained silicon channel, and a gate on the gate insulating layer. The doping of the strained silicon channel, the doping of the substrate and/or the depth of the strained silicon channel are configured to produce nearly zero vertical electric field in the gate insulating layer and in the strained silicon channel surface at a threshold voltage of the field effect transistor. Moreover, the gate is configured to provide a gate work function that is close to a mid-bandgap of silicon. Accordingly, a Fermi-FET with a strained silicon channel and a gate layer with a mid-bandgap work function are provided. Related fabrication methods using epitaxial growth also are described.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
THUNDERBIRD TECHNOLOGIES INC900 PERIMETER PARK DRIVE SUITE D MORRISVILLE NC 27560

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Richards, William R JR Cary, NC 3 40
Shen, Mike Yen-Chao Austin, TX 2 37

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation