Highly Scalable Thin Film Transistor

Number of patents in Portfolio can not be more than 2000

United States of America Patent

APP PUB NO 20080315206A1
SERIAL NO

11765269

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

Shrinking the dimensions of PMOS or NMOS thin film transistors is limited by dopant diffusion. In these devices an undoped or lightly doped channel region is interposed between heavily doped source and drain regions. When the device is built with very short gate length, source and drain dopants will diffuse into the channel, potentially shorting it and ruining the device. A suite of innovations is described which may be used in various combinations to minimize dopant diffusion during fabrication of a PMOS or NMOS polycrystalline thin film transistor, resulting in a highly scalable thin film transistor. This transistor is particularly suitable for use in a monolithic three dimensional array of stacked device levels.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
SANDISK TECHNOLOGIES LLC5080 SPECTRUM DRIVE SUITE 1050W ADDISON TX 75001

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Banyopadhyay, Abhijit San Jose, CA 2 11
Herner, S Brad San Jose, CA 125 5973

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation