Regulation of source potential to combat cell source IR drop

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 7764547
APP PUB NO 20090161433A1
SERIAL NO

11961871

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

Techniques are presented for dealing with possible source line bias is an error introduced by a non-zero resistance in the ground loop of the read/write circuits of a non-volatile memory. The error is caused by a voltage drop across the resistance of the source path to the chip's ground when current flows. For this purpose, the memory device includes a source potential regulation circuit, including an active circuit element having a first input connected to a reference voltage and having a second input connected as a feedback loop that is connectable to the aggregate node from which the memory cells of a structural block have their current run to ground. A variation includes a non-linear resistive element connectable between the aggregate node and ground.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

  • SANDISK TECHNOLOGIES LLC

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Lee, Dana Saratoga, US 143 3920
Mokhlesi, Nima Los Gatos, US 194 9379
Sekar, Deepak Chandra Atlanta, US 57 989

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation