MANUFACTURING METHOD OF NON-VOLATILE SEMICONDUCTOR MEMORY DEVICE AND NON-VOLATILE SEMICONDUCTOR MEMORY DEVICE

Number of patents in Portfolio can not be more than 2000

United States of America Patent

SERIAL NO

15242975

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

According to one embodiment, a conductive layer is patterned based on a first mask pattern to form word lines extending in a cell array region in a row direction, a slit is formed in the conductive layer in a peripheral region to form first air gaps between the word lines, a first insulation film is formed on the conductive layer to cover the slit, the conductive layer is patterned based on a second mask pattern to form select gate lines extending in the cell array region in the row direction, and the conductive layer in the peripheral region is divided in a column direction.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
KABUSHIKI KAISHA TOSHIBA1-1 SHIBAURA 1-CHOME MINATO-KU TOKYO 105-0023

International Classification(s)

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
NAITO, Hiroaki Yokkaichi, JP 29 111

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation