BIT-CELL ARCHITECTURE BASED IN-MEMORY COMPUTE

Number of patents in Portfolio can not be more than 2000

United States of America

APP PUB NO 20250078883A1
SERIAL NO

18951392

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A memory array includes a plurality of bit-cells arranged as a set of rows of bit-cells intersecting a plurality of columns. The memory array also includes a plurality of in-memory-compute (IMC) cells arranged as a set of rows of IMC cells intersecting the plurality of columns of the memory array. Each of the IMC cells of the memory array includes a first bit-cell having a latch, a write-bit line and a complementary write-bit line, and a second bit-cell having a latch, a write-bit line and a complementary write-bit line, wherein the write-bit line of the first bit-cell is coupled to the complementary write-bit line of the second bit-cell and the complementary write-bit line of the first bit-cell is coupled to the write-bit line of the second bit-cell.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
STMICROELECTRONICS INTERNATIONAL N VGENEVA

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
AYODHYAWASI, Manuj Noida, IN 27 18
CHAWLA, Nitin Noida, IN 45 167
DHORI, Kedar Janardan Ghaziabad, IN 37 39
KUMAR, Promod Greater Noida, IN 50 422
RAWAT, Harsh Faridabad, IN 38 46

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation