Improved terminator for high speed data bus

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 4595923
SERIAL NO

06603476

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A very high speed data bus system for communication among the various functional units that may constitute a large computer system. The bus communication medium comprises a number of line pairs on the backplane, and the bus system comprises a bus control unit for arbitrating requests from a plurality of interface units or ports, there being one such port associated with each functional unit. The functional units are densely packed, that is, mounted in immediately adjacent connectors to define a populated section of the backplane in which all connectors have ports coupled thereto, and one or two unpopulated sections of the backplane in which the connectors are empty. In the populated section, the effective characteristic impedance, designated Z.sub.0 ', is lower than the effective characteristic impedance, designated Z.sub.0, in the unpopulated region. A populated end of the transmission line is resistively terminated with a resistance corresponding to Z.sub.0 ' while the unpopulated end is terminated with a resistance corresponding to Z.sub.0. The border between the populated and unpopulated sections is terminated with a resistance corresponding to 1/(1/Z.sub.0 '-1/Z.sub.0), designated Z.sub.0 ', thus eliminating signal reflections that could compromise data integrity and degrade system performance. The two lines that define each differential line pair may be effectively crossed over between successive connectors on the backplane so that an individual line is connected alternately to the positive and negative receiver input terminals at successive ports. Driver gating circuitry responsive to first and second data input signals, an enable signal, and a conditional inversion input signal performs multiple levels of gating with a minimum of propagation delay. The preferred differential receiver amplifies a relatively low level differential input signal and performs an exclusive OR function with a conditional inversion signal with a minimum propagation delay between the signal input and an output line pair.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

  • INTEL CORPORATION

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
McFarland, Jr Harold L Santa Clara, CA 3 262

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation