Fabrication process for aligned and stacked CMOS devices

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 4654121
SERIAL NO

06833686

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A process for fabricating aligned, stacked CMOS devices. Following the formation of the lower FET device, conformal undoped and doped oxide layers are formed thereover so that the level of the upper surface of the common gate electrode is above the doped oxide as formed in the source and drain regions of the lower FET device. A planarizing photoresist is then deposited and etched in conjunction with the oxide to the upper surface of the gate electrode. The exposed gate electrode is covered with a gate oxide layer, and a polycrystalline silicon layer for recrystallization to an upper FET device. Updiffusion from the residuals of doped oxide then creates an upper FET device with source and drain regions aligned to the gate oxide thereof and the underlying common gate electrode.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

  • MAGNACHIP SEMICONDUCTOR, LTD.;NCR CORPORATION;SYMBIOS LOGIC INC.

International Classification(s)

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Hayworth, Hubert O Fort Collins, CO 6 103
Maheras, George Fort Collins, CO 5 82
McKinley, William W Fort Collins, CO 7 232
Miller, Gayle W Fort Collins, CO 60 832
Szluk, Nicholas J Fort Collins, CO 9 344

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation