Digital phase lock loop having frequency offset cancellation circuitry

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 5546433
SERIAL NO

08408027

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A phase-lock loop (PLL) circuit can be locked on to a synthesizer frequency without decreasing the available range of the frequency differences which the PLL circuit can accommodate during a data receive mode. An analog-to-digital conveyer (ADC) receives an analog input signal and responds to a periodic clock signal by providing a corresponding digital output signal. A phase comparator is coupled to receive the ADC digital output signal and to provide a phase error signal which is representative of a phase error in the digital output signal. A filter accumulates the value of the phase error signal into a filter first register to generate a primary frequency error value. The filter further includes a filter second register for holding a secondary frequency error value (e.g., a value which corrects for an offset between a synthesizer frequency and the PLL free-running frequency). A primary digital-to-analog converter (DAC) converts a primary filter output value, which includes the primary frequency error value, to a corresponding primary analog output signal. A secondary DAC converts a secondary filter output value, which includes the secondary frequency error value from the filter second register, to a corresponding secondary analog output signal responsive to the secondary filter output value. The primary analog output signal and the secondary analog output signal the combined to provide a control signal to an oscillator that provides the clock signal to the ADC. The frequency of the clock signal is controlled by the control signal.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

  • NATIONAL SEMICONDUCTOR CORPORATION

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Henderson, Richard Sunnyvale, CA 72 1145
Tran, Toan V San Jose, CA 4 166

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation