Interconnect architecture for field programmable gate array using variable length conductors

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 5581199
SERIAL NO

08368692

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

An FPGA architecture is provided which uses logic unit output lines of more than one length and provides extension lines to increase the reach of a logic unit output line. The architecture allows extremely fast connections between one logic unit and another. Also, all logic unit output lines drive about the same number of buffered programmable interconnection points (PIPs) so that the signal delay between one logic unit and the next can be predicted regardless of the functions and routing which have been selected by a user. The frequency of PIPs decreases as distance from the originating logic unit increases. This has the benefit of cooperating with software which tends to place interconnected logic in close proximity. The architecture is preferably implemented with a tile layout with one logic unit in each tile, and logic unit input and output lines extending through several tiles. Thus one tile boundary is like another and there is minimum hierarchy.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

  • XILINX, INC.

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Erickson, Charles R Fremont, CA 43 2021
Huang, Chih-Tsung Burlingame, CA 61 536
Pierce, Kerry M Canby, OR 15 636
Wieland, Douglas P Sunnyvale, CA 5 474

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation