Semiconductor chip reclamation technique involving multiple planarization processes

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 5656554
SERIAL NO

08282679

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A method for removing conductive metals on a semiconductor chip while leaving a foundation on which the conductive metal is in contact with substantially intact. The foundation includes a dielectric layer and a connecting stud. The dielectric layer is formed from a material which has a relatively high reactivity to an attack by a base, but has a relatively low reactivity to an attack by acid. A first planarization process is applied to the semiconductor chip, the first planarization process attacks the conductive metal at a high rate and is discontinued prior to when the connecting stud via is exposed to direct effects of the first planarization process. A second planarization process is applied to the semiconductor chip. The second planarization process attacks the conductive metal at a relatively high rate, but attacks the connecting stud at a low rate. The second planarization process substantially removes what is left of the conductive metal after the first planarization process. A sacrificial material is deposited over the semiconductor chip, the sacrificial material has an etch rate equal to, or higher than, the etch rate of the inter-level dielectric base.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

  • INTERNATIONAL BUSINESS MACHINES CORPORATION

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Desai, Mukesh Phoenix, AZ 10 215
Pak, Mun Sok Hopewell Junction, NY 1 70

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation