Direct bit line-bit line defect detection test mode for SRAM

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 6388927
SERIAL NO

09792102

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A system and method are disclosed herein for leakage testing of a static random access memory (SRAM) semiconductor memory device. Subtle leakage defects may be present in some devices in the early stages of SRAM production. These defects may later result in hard failures when packaged devices are burned in, but are not detected by functional tests performed during wafer sort. The leakage defects are associated with complementary bit line pairs within the SRAM matrix, and may be revealed by leakage current measurements made between all of the complementary bit line pairs within the SRAM. Comparatively minor modifications to the internal circuitry of the SRAM enable the leakage measurements to be performed during wafer sort, so defective devices can be screened out prior to packaging, lead-bonding, etc.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

  • CYPRESS SEMICONDUCTOR CORPORATION

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Churchill, Jonathan F Reading, GB 15 270
Gibbs, Gary A San Jose, CA 9 122
Kooiman, Jeffrey F Bloomington, MN 1 39
Pancholy, Ashish S Milpitas, CA 1 39
Phelan, Cathal G Los Altos, CA 37 716

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation