Programmable logic device including multipliers and configurations thereof to reduce resource utilization

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 6556044
APP PUB NO 20030052713A1
SERIAL NO

09955647

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

In a programmable logic device having dedicated multiplier circuitry, some of the scan chain registers normally used for testing the device are located adjacent input registers of the multipliers. Those scan chain registers are ANDed with the input registers, and can be loaded with templates of ones and zeroes. This allows, e.g., subset multiplication if the least significant bits are loaded with zeroes and the remaining bits are loaded with ones. The multipliers preferably are arranged in blocks with other components, such as adders, that allow them to be configured as finite impulse response (FIR) filters. In such configurations, the scan chain registers can be used to load filter coefficients, avoiding the use of scarce logic and routing resources of the device.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

  • ALTERA CORPORATION

International Classification(s)

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Hwang, Chiao Kai Fremont, CA 21 785
Langhammer, Martin Poole, GB 300 3395
Starr, Gregory San Jose, CA 39 935

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation