Dual-port buffer-to-memory interface

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 7024518
APP PUB NO 20020112119A1
SERIAL NO

10100312

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

Methods and apparatus for a memory system using a new memory module architecture are disclosed. In one embodiment, the memory module has two ranks of memory devices, each rank connected to a corresponding one of two 64-bit-wide data registers. The data registers connect to two 64-bit-wide ports of a 128:64 multiplexer/demultiplexer, and a 64-bit-wide data buffer connects to the opposite port of the multiplexer/demultiplexer. A controller synchronizes the operation of the data registers, the multiplexer/demultiplexer, and the data buffer. In an operating environment, the data buffer connects to a memory bus. When a data access is performed, both ranks exchange data signaling with their corresponding data registers during a single data access. At the buffer, the memory bus data transfer occurs in two consecutive clock cycles, one cycle for each rank. This allows the memory bus transfer rate to double for the same memory bus width and memory device speed.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

  • INTEL CORPORATION

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Bonella, Randy M Portland, OR 33 3245
Dodd, James M Shingle Springs, CA 40 2028
Halbert, John B Beaverton, OR 90 5334
Holman, Thomas J Portland, OR 160 10099
Lam, Chung Redwood City, CA 24 1878

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation