Limited output address register technique providing selectively variable write latency in DDR2 (double data rate two) integrated circuit memory devices

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 7061823
APP PUB NO 20060044925A1
SERIAL NO

10924546

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A limited output address register technique for selectively variable write latency in double data rate 2 (DDR2) integrated circuit memory devices providing a reduced number of paths directly connected to the output. A chain of DQ flip-flops is disclosed which is only loaded on valid write address commands but shifts continually thereafter every clock cycle. Since new READ or WRITE commands cannot be issued on successive cycles, at any given point in the chain an address (or state) is valid for at least two cycles. Therefore, a selected point in the register chain can be used to satisfy the requirements for two different latencies. For DDR2, having N write latency cases, only ceil(N/2) access points to the write address output have to be provided thereby saving on-chip area and increasing speed. In a specific embodiment disclosed, DDR1 may also be supported.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

  • PROMOS TECHNOLOGIES INC.

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Eaton, Steve S San Jose, CA 5 92
Faue, Jon Allan Colorado Springs, CO 39 310

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation