Versatile logic element and logic array block

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 7432734
APP PUB NO 20070252617A1
SERIAL NO

11743625

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

An embodiment of this invention pertains to a versatile and flexible logic element and logic array block ('LAB'). Each logic element includes a programmable combinational logic function block such as a lookup table ('LUT') and a flip-flop. Within the logic element, multiplexers are provided to allow the flip-flop and the LUT to be programmably connected such that either the output of the LUT may be connected to the input of the flip-flop or the output of the flip-flop may be connected to the input of the LUT. An additional multiplexer allows the output of the flip-flop in one logic element to be connected to the input of a flip-flop in a different logic element within the same LAB. Output multiplexers selects between the output of the LUT and the output of the flip-flop to generate signals that drive routing lines within the LAB and to routing lines external to the LAB. These output multiplexers are constructed such that the combinational output (output from the LUT) is faster than the output from the flip-flop. A collection of routing lines and multiplexers within the LAB are used to provide inputs to the LUTs. Each of the input multiplexers for each logic element is connected to a subset of the routing lines within the LAB using a specific pattern of connectivity of multiplexers to associated wires that maximizes the efficiency of use of the routing wires. Control signals for the set of logic elements within the LAB are generated using a secondary signal generation unit that minimizes contention for shared signals. One of the control signals is an 'add-or-subtract control signal' that allows all of the LEs in a LAB to perform either addition or subtraction under the control of a logic signal. In a PLD supporting redundancy, the carry chain for the LABs is arranged in the same direction that redundancy shifts to remap defective LABs and a multiplexer on the carry input of a LAB is used to select the appropriate carry output from another LAB depending on whether redundancy is engaged.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

  • ALTERA CORPORATION

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Betz, Vaughn Toronto, CA 101 1169
Kim, Henry San Jose, CA 37 409
Lane, Christopher F San Jose, CA 72 1791
Lee, Andy L San Jose, CA 148 2460
Leventis, Paul Toronto, CA 49 585
Lewis, David M Toronto, CA 33 1057
Marquardt, Alexander Toronto, CA 5 81
Pedersen, Bruce San Jose, CA 70 1309
Santurkar, Vikram San Jose, CA 24 273
Wysocki, Chris Toronto, CA 16 117

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation