Method and system for dynamically reducing length of a delay chain

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 7733764
SERIAL NO

10731730

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

Upon a triggering event, a delay chain shifts data out at a higher rate than incoming packets and a processor controls bypassing circuitry to reduce the latency of hardware implementations of, for example, 802.11a OFDM receivers, with long delay chains. The signal processing algorithms used to recover symbol timing need a large number of samples stored in a delay chain, often consisting of pipelined registers. Such a delay chain introduces a large lag between the time samples have been acquired by the data converters and the time they are processed. This delay makes it difficult for higher level network layer implementations to meet the deadlines of 802.11a WLAN protocol. The proposed scheme implements dynamic reduction in the depth of the delay chain once timing recovery has been performed. A multi-step scheme achieves exponential reduction in the number of elements in the delay chain in every step.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

Patent OwnerAddress
EDGEWATER WIRELESS SYSTEMS INC1125 INNOVATION DRIVE OTTAWA ONTARIO K2K 3G6

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Bhardwaj, Manish Cambridge, US 52 374
Chadha, Kanu Acton, US 9 154
Soni, Maneesh Richardson, US 18 514

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation