Conversion device, conversion method, program, and recording medium

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 7971118
APP PUB NO 20080235543A1
SERIAL NO

12129746

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

Provided are a conversion device and others for converting a test vector set so as to reduce a logic value difference generated before and after scan capture in outputs of scan cells included in a full scan sequential circuit. A conversion device converts a test vector set corresponding to the full scan sequential circuit. The conversion device comprises a setting unit for setting a candidate bit which can be a don't care bit and a fixed bit which cannot be the don't care bit according to predetermined constraint conditions based on an input-output relationship in the logic circuit in order to identify the don't care bit identifiable as don't care from each test vector of the test vector set, and a logic value deciding unit for deciding a logic value for the don't care bit in view of a relationship in a plurality of bit pairs in relation to a test cube including the don't care bit identified by the setting unit.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

  • JAPAN SCIENCE AND TECHNOLOGY AGENCY;KYUSHU INSTITUTE OF TECHNOLOGY;SYSTEM JD CO., LTD.

International Classification(s)

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Date, Hiroshi Fukuoka, JP 18 220
Kajihara, Seiji Fukuoka, JP 18 95
Minamoto, Yoshihiro Fukuoka, JP 5 25
Miyase, Kohei Fukuoka, JP 11 38
Wen, Xiaoqing Fukuoka, JP 50 895

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation