Method to enhance device performance with selective stress relief

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 7659174
APP PUB NO 20080050868A1
SERIAL NO

11930230

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A structure and method of fabrication of a semiconductor device having a stress relief layer under a stress layer in one region of a substrate. In a first example, a stress relief layer is formed over a first region of the substrate (e.g., PFET region) and not over a second region (e.g., NFET region). A stress layer is over the stress relief layer in the first region and over the devices and substrate/silicide in the second region. The NFET transistor performance is enhanced due to the overall tensile stress in the NFET channel while the degradation in the PFET transistor performance is reduced/eliminated due to the inclusion of the stress relief layer. In a second example embodiment, the stress relief layer is formed over the second region, but not the first region and the stress of the stress layer is reversed.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

  • CHARTERED SEMICONDUCTOR MANUFACTURING LTD.;INTERNATIONAL BUSINESS MACHINES CORPORATION

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Chan, Victor Newburgh, US 98 2663
Lee, Yong Meng Singapore, SG 48 418
Yang, Haining S Wappingers Falls, US 176 3906

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation