Method and apparatus for fail-safe resynchronization with minimum latency

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 7288973
APP PUB NO 20060022724A1
SERIAL NO

11237276

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

A method and circuit for achieving minimum latency data transfer between two mesochronous (same frequency, different phase) clock domains is disclosed. This circuit supports arbitrary phase relationships between two clock domains and is tolerant of temperature and voltage shifts after initialization while maintaining the same output data latency. In one embodiment, this circuit is used on a bus-system to re-time data from receive-domain, clocks to transmit-domain clocks. In such a system the phase relationships between these two clocks is set by the device bus location and thus is not precisely known. By supporting arbitrary phase resynchronization, this disclosure allows for theoretically infinite bus-length and thus no limitation on device count, as well as arbitrary placement of devices along the bus. This ultimately allows support of multiple latency-domains for very long buses.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

  • RAMBUS INC.

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Abhyankar, Abhijit M Sunnyvale, CA 39 921
Barth, Richard M Palo Alto, CA 112 4697
Chan, Andy Peng-Pui San Jose, CA 15 525
Ching, Michael Tak-kei Sunnyvale, CA 18 599
Davis, Paul G San Jose, CA 59 1922
Stonecypher, William F San Jose, CA 19 933
Zerbe, Jared LeVan Palo Alto, CA 26 1280

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation