System for verifying signal timing accuracy on a digital testing device

Number of patents in Portfolio can not be more than 2000

United States of America Patent

PATENT NO 6192496
SERIAL NO

08979529

Stats

ATTORNEY / AGENT: (SPONSORED)

Importance

Loading Importance Indicators... loading....

Abstract

See full text

An apparatus and method are provided for testing component tolerances of a device for testing integrated circuits. The testing device is generally characterized by a plurality of test connectors disposed at a test head, wherein each test connector carries electrical signals for a test channel. Further, each test channel generally corresponds to a circuit board that includes at least one driver and one receiver. In this general type of tester, a system is provided that includes a specialized DUT board that establishes a low impedance electrical connection (i.e., short) between electrical conductors of a first and second test connector. Through this low impedance path, a first driver from a first circuit board is directly connected (i.e., shorted) to a first receiver on a second circuit board. A controller is configured to control the first driver to output an electrical signal at a predetermined time. The preferred embodiment further includes evaluating mechanism designed to detect the signal received at the first receiver, and timing mechanism configured to time the signal delay. Specifically, the timing mechanism is configured to determine the length of time required to propagate the signal from the driver to the receiver. In accordance with the method aspect, the method includes the step of establishing an electrical connection between electrical conductors of a first and second test connector such that a first driver from a first circuit board is electrically connected across a low impedance path to a first receiver on a second circuit board. The method then controls the output of the first driver to drive an edge of an electrical signal at a predetermined time and detecting the signal received at the first receiver. Finally, the method determines whether the signal received at the first receiver is within a predetermined time period of the predetermined signal level output from the first driver.

Loading the Abstract Image... loading....

First Claim

See full text

Family

Loading Family data... loading....

Patent Owner(s)

  • AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.

International Classification(s)

  • [Classification Symbol]
  • [Patents Count]

Inventor(s)

Inventor Name Address # of filed Patents Total Citations
Armstrong, David H Boulder, CO 4 65
Lawrence, William R Ft. Collins, CO 5 136

Cited Art Landscape

Load Citation

Patent Citation Ranking

Forward Cite Landscape

Load Citation